首页> 外文会议> >A 3.8 ns CMOS 16*16 multiplier using complementary pass transistor logic
【24h】

A 3.8 ns CMOS 16*16 multiplier using complementary pass transistor logic

机译:使用互补传输晶体管逻辑的3.8 ns CMOS 16 * 16乘法器

获取原文

摘要

A 3.8-ns, 257-mW CMOS 16*16 multiplier with a supply voltage of 4 V is described. A complementary pass transistor logic (CPL) is proposed and applied to almost the entire critical path. The CPL consists of complementary input/output, an NMOS-pass-transistor logic network, and CMOS output inverters. The CPL is twice as fast as the conventional CMOS due to lower input capacitance and greater logic construction ability. Its multiplication time is believed to be the fastest ever reported, even including times of bipolar and GaAs ICs, and it is shown to be further enhanced to 2.6 ns and 60 mW at 77 K.
机译:描述了电源电压为4 V的3.8ns,257mW CMOS 16 * 16乘法器。提出了互补式传输晶体管逻辑(CPL),并将其应用于几乎整个关键路径。 CPL由互补输入/输出,NMOS晶体管逻辑网络和CMOS输出反相器组成。由于较低的输入电容和较高的逻辑构建能力,CPL的速度是传统CMOS的两倍。它的倍增时间被认为是有史以来最快的,甚至包括双极和GaAs IC的时间,并且在77 K时,它的倍增时间进一步提高到2.6 ns和60 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号