首页> 外文会议>ISCAS 2012;IEEE International Symposium on Circuits and Systems >A 25 Gb/s full-rate CDR circuit based on quadrature phase generation in data path
【24h】

A 25 Gb/s full-rate CDR circuit based on quadrature phase generation in data path

机译:基于数据路径中正交相位生成的25 Gb / s全速率CDR电路

获取原文

摘要

This paper presents a 25 Gb/s clock and data recovery circuit using a full-rate clock and quadrature data phases. An adaptive slicer is used in the system front-end to equalize the distorted data to minimize duty-cycle distortion due to inter-symbol interference. The proposed structure uses an open-loop phase averaging block in the data path to generate the required quadrature phases for phase detection using a mixer. A receiver chip that uses an external clock and is based on the proposed technique is designed and laid out in a 90-nm CMOS process. The chip occupies 0.846 mm
机译:本文提出了一种使用全速率时钟和正交数据相位的25 Gb / s时钟和数据恢复电路。自适应限幅器用于系统前端,以均衡失真数据,以最大程度减少由于码间干扰而导致的占空比失真。所提出的结构在数据路径中使用开环相位平均模块来生成所需的正交相位,以便使用混频器进行相位检测。使用外部时钟并基于提出的技术的接收器芯片以90纳米CMOS工艺进行设计和布局。芯片占0.846毫米

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号