首页> 外国专利> Circuit arrangement for compensation of time of flight differences in clock synchronized data transfer, where data travels over varying path lengths and a time delay is determined for each data source based on a phase detector

Circuit arrangement for compensation of time of flight differences in clock synchronized data transfer, where data travels over varying path lengths and a time delay is determined for each data source based on a phase detector

机译:用于补偿时钟同步数据传输中的飞行时间差异的电路装置,其中数据在不同的路径长度上传输,并且基于相位检测器为每个数据源确定时间延迟

摘要

Method for compensation of time of flight differences in which the data sources (Q1-Qn) are clock synchronized with a synchronization cycle (T) so that data can be transferred from them over data transfer paths (D1-Dn) that have different time of flights, to a data sink (S). To balance out the time of flight differences (time for data transfer), the differences are determined and a time delay applied to each transfer path so that data is synchronized. An Independent claim is made for a circuit arrangement with a number of clock controlled data sources with different length data transfer paths linking them to a data sink. Each data path has an associated time delay member (TV1-TVn) and a phase detector.
机译:补偿飞行时间差异的方法,其中数据源(Q1-Qn)与同步周期(T)进行时钟同步,以便可以通过具有不同时间间隔的数据传输路径(D1-Dn)从数据源中传输数据飞行到数据接收器(S)。为了平衡飞行时间差异(数据传输时间),需要确定差异并将时间延迟应用于每个传输路径,以使数据同步。对具有多个时钟控制的数据源的电路装置提出了独立的要求,所述时钟控制的数据源具有将它们链接到数据宿的不同长度的数据传输路径。每个数据路径都有一个关联的延时成员(TV1-TVn)和一个相位检测器。

著录项

  • 公开/公告号DE10128474A1

    专利类型

  • 公开/公告日2003-01-02

    原文格式PDF

  • 申请/专利权人 SIEMENS AG;

    申请/专利号DE2001128474

  • 发明设计人 MUELLER HORST;

    申请日2001-06-12

  • 分类号G06F1/12;G06F13/42;

  • 国家 DE

  • 入库时间 2022-08-21 23:42:55

相似文献

  • 专利
  • 外文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号