首页> 外文会议>International Work-Conference on Artificial Neural Networks(IWANN 2005); 20050608-10; Barcelona(ES) >A Quaternary CLB Design Using Quantum Device Technology on Silicon for FPGA Neural Network Architectures
【24h】

A Quaternary CLB Design Using Quantum Device Technology on Silicon for FPGA Neural Network Architectures

机译:用于FPGA神经网络架构的基于硅的量子器件技术的四元CLB设计

获取原文
获取原文并翻译 | 示例

摘要

Field Programmable Gate Arrays (FPGAs) are being used as platforms for the digital implementation of intelligent systems. Binary digital systems provide an accurate, robust, stable performance that is free from the drift and manufacturing tolerances associated with analogue systems. However binary systems have a much lower functional density than their analogue counterparts resulting in inefficient use of silicon surface area. A design for a novel Configurable Logic Block (CLB) is presented which retains the robust qualities of digital processing whilst providing increased functional density. The circuit design uses Si/SiGe Inter-band Tunneling Diodes (ITDs) and NMOS/CMOS transistors to create quaternary memory cells in a topology and architecture suited to the implementation of neural networks. The performance of the CLB is simulated in HSPICE and the results are presented.
机译:现场可编程门阵列(FPGA)被用作智能系统数字化实现的平台。二进制数字系统提供了准确,强大,稳定的性能,而没有与模拟系统相关的漂移和制造公差。然而,二元系统的功能密度远低于其同类模拟物,导致硅表面积的利用效率低下。提出了一种新颖的可配置逻辑块(CLB)的设计,该设计保留了数字处理的强大质量,同时提供了增加的功能密度。该电路设计使用Si / SiGe带间隧穿二极管(ITD)和NMOS / CMOS晶体管,以适合于实现神经网络的拓扑和架构创建四级存储单元。在HSPICE中模拟了CLB的性能,并给出了结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号