【24h】

Low-Power MPEG-4 Motion Estimator Design for Deep Sub-Micron Multimedia SoC

机译:适用于深亚微米多媒体SoC的低功耗MPEG-4运动估计器设计

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper proposes novel low-power MPEG-4 motion estimator with deep submicron technologies below 0.13μm. The proposed motion estimator reduces both dynamic and static power consumption so that it is suitable for large leakage process technologies. It exploits breaking-off search to reduce dynamic power consumption. To reduce static power consumption, block-wise shutdown method is employed. From the simulation results, power consumption was reduced to about 60%. The proposed motion estimator was designed in Verilog HDL and the estimated gate counts are about 45,000 gates.
机译:本文提出了一种新颖的低功耗MPEG-4运动估计器,它具有低于0.13μm的深亚微米技术。所提出的运动估计器减少了动态和静态功耗,因此适用于大泄漏处理技术。它利用中断搜索来减少动态功耗。为了减少静态功耗,采用逐块关闭方法。根据仿真结果,功耗降低到约60%。拟议的运动估计器是在Verilog HDL中设计的,估计的门数约为45,000个门。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号