首页> 外文会议>2019 International Conference on IC Design and Technology >A Margin Adjustable Amplifier Circuit for RRAM Read Access
【24h】

A Margin Adjustable Amplifier Circuit for RRAM Read Access

机译:用于RRAM读访问的余量可调放大器电路

获取原文
获取原文并翻译 | 示例

摘要

In order to solve the problems of delay and crosstalk in RRAM read process, a sense amplifier (SA) circuits with adjustable margin for RRAM read access is designed. The circuit includes delay circuit, sense preamplifier circuit, and read circuit. Based on the characteristics of differential signal on bitline of RRAM during read access, a carefully controlled timing sequence is designed in the new Sense Amplifier (SA) circuit. With the help of a 4-1 delay circuit, the SA can adjust the pre-amplification of differential voltage between bitlines and improve the reliability of read access. The simulation results show that the scheme can successfully identify the high resistance state and low resistance state of the memory cell and output “0” or “1”, solving the problems of delay and crosstalk in read process.
机译:为了解决RRAM读取过程中的延迟和串扰问题,设计了一种具有可调的RRAM读取访问余量的读出放大器(SA)电路。该电路包括延迟电路,读出前置放大器电路和读取电路。根据读访问期间RRAM位线上的差分信号的特性,在新的Sense Amplifier(SA)电路中设计了精心控制的时序。借助4-1延迟电路,SA可以调整位线之间的差分电压的预放大并提高读取访问的可靠性。仿真结果表明,该方案可以成功识别存储单元的高阻状态和低阻状态,并输出“ 0”或“ 1”,解决了读取过程中的延迟和串扰问题。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号