【24h】

A Novel Multi-Speed, Power Saving Architecture for SiGe HBT FPGA

机译:用于SiGe HBT FPGA的新型多速度,节能架构

获取原文
获取原文并翻译 | 示例

摘要

The availability of SiGe HBT devices has opened a door for Gigahertz FPGAs. However, the large device power consumption limits its scale. In order to solve this problem, a Multiple-Speed Current Mode Logic design has been developed to provide variable power (and speed) settings. The performance of the Multiple-Speed Current Mode Logic architecture at the optimum setting exhibits similar performance to conventional Current Mode Logic designs. The Multi-Speed FPGA has been developed based on this new design. The economic power setting (lower speed setting) does not degrade its performance substantially. With this power saving technique the Multiple-Speed FPGA, therefore, can be scaled up in the future.
机译:SiGe HBT器件的可用性为千兆赫的FPGA打开了一扇门。但是,大的设备功耗限制了它的规模。为了解决这个问题,已经开发了一种多速电流模式逻辑设计来提供可变的功率(和速度)设置。在最佳设置下,多速电流模式逻辑架构的性能表现出与常规电流模式逻辑设计相似的性能。基于这种新设计开发了多速FPGA。经济动力设置(低速设置)不会显着降低其性能。因此,利用这种节能技术,将来可以扩展多速FPGA。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号