首页> 外文会议>International Test Conference >Towards Complete Fault Coverage by Test Point Insertion using Optimization-SAT Techniques
【24h】

Towards Complete Fault Coverage by Test Point Insertion using Optimization-SAT Techniques

机译:使用Optimization-SAT技术通过插入测试点来实现完全故障覆盖

获取原文

摘要

Increasing the fault and test coverage is an important goal in the DFT strategies of semiconductor companies. In particular, the growing distribution in the automotive market leads to strict test requirements and high fault coverage demands. A wide-spread method to increase the fault coverage is to insert controllability and observability test points in order to ease fault excitation and detection. Since test points cause hardware overhead, it is important to restrict their number to a minimum to prevent high costs. The paper targets the identification of effective test points in order to make untestable faults testable. Optimization-SAT-based ATPG techniques are used to calculate a minimum set of effective test points, which is able to make all previously undetectable faults of a fault set
机译:增加故障和测试范围是半导体公司DFT策略的重要目标。特别是,汽车市场中不断增长的分销量导致对测试要求严格和对故障覆盖率的要求很高。增加故障覆盖率的一种广泛方法是插入可控制性和可观察性测试点,以简化故障激励和检测。由于测试点会导致硬件开销,因此将其数量限制到最少以防止高成本很重要。本文的目标是确定有效的测试点,以使不可测试的故障可测试。基于优化SAT的ATPG技术用于计算有效测试点的最小集合,该集合能够使故障集中的所有先前无法检测到的故障

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号