首页> 外文会议>International Conference on Photonics in Switching and Computing;OptoElectronics and Communications Conference >FPGA Demonstration of Adaptive Low-latency High-fidelity Analog-to-digital Compression for Beyond-5G Wireless-wired Conversion
【24h】

FPGA Demonstration of Adaptive Low-latency High-fidelity Analog-to-digital Compression for Beyond-5G Wireless-wired Conversion

机译:超越5G无线有线转换的自适应低延迟高保真模数压缩的FPGA演示

获取原文

摘要

Time-domain analog-to-digital compression (ADX) is designed and implemented on FPGA for low-complexity high-fidelity wireless-wired signal conversion. We demonstrate 50ns processing latency and input power range for 4096QAM-modulated OFDM and single-carrier radio signals.
机译:时域模数压缩(ADX)是在FPGA上设计和实现的,用于低复杂度,高保真度的无线信号转换。对于4096QAM调制的OFDM和单载波无线电信号,我们演示了50ns的处理延迟和输入功率范围。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号