首页> 外文会议>International conference on Compilers, architecture and synthesis for embedded systems >System-level power-performance trade-offs in task scheduling for dynamically reconfigurable architectures
【24h】

System-level power-performance trade-offs in task scheduling for dynamically reconfigurable architectures

机译:动态可重配置架构的任务调度中的系统级功率性能折衷

获取原文

摘要

Dynamic scheduling for System-on-Chip (SoC) platforms has become an important field of research due to the emerging range of applications with dynamic behavior (e.g. MPEG-4). Dynamically reconfigurable architectures are an interesting solution for this type of applications.However, dynamic scheduling for run-time reconfigurable architectures with power-performance trade-offs has not been addressed in previous research efforts. In this paper, we address this open issue using a system-level approach. Within our approach, we have used clock-gating and frequency-scaling strategies for power consumption minimization, jointly with our proposed architecture and scheduling algorithms.Device reconfiguration is a high-power consumption process. Thus reducing the number of device reconfigurations not only helps to reduce the reconfiguration overhead penalty (minimizing the application execution time), but also helps to reduce the system-level power consumption. Thus, dynamic task scheduling and reconfiguration context scheduling become a critical issue for power-performance trade-offs in embedded systems design.
机译:片上系统(SoC)平台的动态调度已成为一个重要的研究领域,这是因为具有动态行为的应用程序不断涌现(例如MPEG-4)。对于这种类型的应用程序,动态可重配置体系结构是一种有趣的解决方案。但是,在以前的研究工作中,还没有解决具有功率-性能折衷的运行时可重配置体系结构的动态调度。在本文中,我们使用系统级方法解决了这个未解决的问题。在我们的方法中,我们使用时钟门控和频率缩放策略来最小化功耗,并结合我们提出的架构和调度算法。设备重新配置是一个高功耗过程。因此,减少设备重新配置的数量不仅有助于减少重新配置开销(减少应用程序执行时间),而且还有助于减少系统级功耗。因此,动态任务调度和重新配置上下文调度已成为嵌入式系统设计中功率性能折衷的关键问题。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号