首页> 外文会议>Integrated circuit and system design : Power and timing modeling, optimization, and simulation >A Framework for Architecture-Level Exploration of 3-D FPGA Platforms
【24h】

A Framework for Architecture-Level Exploration of 3-D FPGA Platforms

机译:3-D FPGA平台的体系结构级探索框架

获取原文
获取原文并翻译 | 示例

摘要

Interconnection structures in FPGAs increasingly contribute more to the delay and power consumption. Three-dimensional (3-D) chip stacking is touted as the silver bullet technology that can keep Moore's momentum and fuel the next wave of consumer electronics products. However, the benefits of such a technology have not been sufficiently explored yet. This paper introduces a novel 3-D FPGA, where logic, memory and I/O resources are assigned to different layers. Experimental results prove the efficiency of our architecture for a wide range of application domains, since we achieve average performance improvement and power saving of 30% and 10%, respectively.
机译:FPGA中的互连结构对延迟和功耗的贡献越来越大。三维(3-D)芯片堆叠被誉为能够保持摩尔动力并推动下一波消费电子产品发展的灵丹妙药。但是,这种技术的好处尚未得到充分的探索。本文介绍了一种新颖的3-D FPGA,其中逻辑,存储器和I / O资源分配给了不同的层。实验结果证明了我们的体系结构在广泛的应用领域中的效率,因为我们分别实现了平均性能提升和30%和10%的功耗节省。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号