【24h】

Design and Realization of Memory High-level Synthesis

机译:存储器高级综合的设计与实现

获取原文
获取原文并翻译 | 示例

摘要

In this paper, the design and realization of memory high-level synthesis system is studied. We first establish the memory system with hierarchical structure based on Master-Slave Finite State Machine with Data-path (MSFSMD) model. The mapping algorithm converting array index to memory address is studied and adder-free mapping circuits are proposed. And last, a delay module for the requirements of memory access time and the communication between master and slave FSMD is also studied. It is proved that this memory architecture has the features of simple in realization, high speed of address conversion and flexible to generate different memory access delay. Moreover, the memory module (slave FSMD) is relatively independent to the master FSMD, so it is fit for reuse design and embedded ASIC system design.
机译:本文研究了存储器高级综合系统的设计与实现。我们首先基于带有数据路径的主从有限状态机(MSFSMD)模型建立具有分层结构的存储系统。研究了将数组索引转换为内存地址的映射算法,并提出了无加法器的映射电路。最后,针对存储器访问时间以及主从FSMD之间的通信需求,设计了一个延迟模块。实践证明,该存储器架构具有实现简单,地址转换速度快,产生不同的存储器访问延迟的特点。此外,存储器模块(从属FSMD)相对于主FSMD相对独立,因此适用于重用设计和嵌入式ASIC系统设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号