首页> 外文会议>IEEE Symposium on VLSI Circuits >A 0.2GHz to 4GHz Hybrid PLL (ADPLL/Charge-Pump-PLL) in 7NM FinFET CMOS Featuring 0.619PS Integrated Jitter and 0.6US Settling Time at 2.3MW
【24h】

A 0.2GHz to 4GHz Hybrid PLL (ADPLL/Charge-Pump-PLL) in 7NM FinFET CMOS Featuring 0.619PS Integrated Jitter and 0.6US Settling Time at 2.3MW

机译:7NM FinFET CMOS中的0.2GHz至4GHz混合PLL(ADPLL /电荷泵PLL),具有0.619PS集成抖动和0.6US的2.3MW稳定时间

获取原文

摘要

All-digital PLLs (ADPLL) based on a ring-oscillator (RO) provide very fast settling, but they suffer from quantization (Q) noise due to discrete tuning of their digitally controlled oscillator (DCO). Although RO charge-pump PLLs (CP-PLL) do not exhibit Q-noise thanks to their continuous VCO tuning, they are quite slow and require huge VCO gain. We propose a hybrid-PLL in 7nm FinFET CMOS that combines the best advantages of ADPLL and CP-PLL with a periodical phase realignment by the reference clock. It covers 0.2GHz-4GHz with 0.619ps integrated jitter and settles in 0.6us.
机译:基于环形振荡器(RO)的全数字PLL(ADPLL)提供了非常快的建立时间,但是由于其数字控制振荡器(DCO)的离散调谐,它们遭受了量化(Q)噪声的困扰。尽管RO电荷泵PLL(CP-PLL)由于具有连续的VCO调整功能而不会表现出Q噪声,但它们的速度非常慢,并且需要巨大的VCO增益。我们提出了一种7nm FinFET CMOS中的混合PLL,它将ADPLL和CP-PLL的最佳优势与参考时钟的周期性相位重新调整相结合。它覆盖0.2GHz-4GHz,集成抖动为0.619ps,稳定在0.6us。

著录项

相似文献

  • 外文文献
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号