首页> 外文会议>IEEE SENSORS Conference >An On-Chip Interpolation Based Readout Scheme for Low-Power, High-Speed CMOS Image Sensors
【24h】

An On-Chip Interpolation Based Readout Scheme for Low-Power, High-Speed CMOS Image Sensors

机译:基于片内插的低功耗,高速CMOS图像传感器读出方案

获取原文

摘要

A low-power, high-speed on-chip compression and reconstruction technique is proposed in this paper. It takes the advantage of correlation between the consecutive pixels and reduces the total number of pixels to be read. The discarded pixels are interpolated on-chip using the proposed interpolation circuit. This reduces the total number of A/D conversions and hence results in power saving. The algorithm is verified for standard Lena image and about 5 dB better PSNR is observed for 20%- 90% compression, as compared to the existing techniques. Moreover, a promising performance is achieved on thermal image applications. The circuit is designed and simulated in AMS 350 nm OPTO process. For 57% compression, about 45% power saving in readout of the image sensor is observed.
机译:本文提出了一种低功耗,高速的片上压缩和重构技术。它利用了连续像素之间相关性的优势,并减少了要读取的像素总数。使用所提出的插值电路将丢弃的像素插值到芯片上。这减少了A / D转换的总数,从而节省了功率。与现有技术相比,该算法已针对标准Lena图像进行了验证,对于20%至90%的压缩,PSNR大约提高了5 dB。而且,在热图像应用上实现了有希望的性能。该电路是在AMS 350 nm OPTO工艺中设计和仿真的。对于57%的压缩,在图像传感器的读出中可节省约45%的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号