首页> 外文会议>IEEE International Conference on Integrated Circuits and Microsystems >Clock tree aware post-global placement optimization
【24h】

Clock tree aware post-global placement optimization

机译:时钟树感知的全局后布局优化

获取原文

摘要

Power consumption is one of the key optimization objectives for modern integrated circuit designs. More than 40% of the total power consumption is contributed by clock trees due to their high frequency of switching and high capacitance. In the traditional physical design flow, placement is done before clock tree synthesis (CTS). CTS constructs a tree to connect the clock source with all the registers. Therefore, optimization of clock trees is limited by the quality of register placement. This paper proposes a post-global placement optimization procedure that integrates a fast three stage CTS method based on modified k-means clustering technique into a global placer. The fast three stage CTS constructs a virtual clock tree to guide global placement to favor CTS. Then a multi-level clock net contractive force according to the virtual clock tree is inserted to optimize register locations for reducing the clock tree wirelength. The experimental results show that the proposed optimization approach can reduce both the clock tree wirelength and clock net switching power at the cost of slight increase in half perimeter wirelength (HPWL).
机译:功耗是现代集成电路设计的关键优化目标之一。由于时钟树的高开关频率和高电容,时钟树贡献了总功耗的40%以上。在传统的物理设计流程中,放置是在时钟树综合(CTS)之前完成的。 CTS构造一棵树来将时钟源与所有寄存器连接。因此,时钟树的优化受到寄存器放置质量的限制。本文提出了一种后全局布局优化程序,该程序将基于改进的k均值聚类技术的快速三阶段CTS方法集成到全局布局中。快速的三阶段CTS构造一个虚拟时钟树,以指导全局布局以支持CTS。然后,根据虚拟时钟树插入多级时钟净收缩力,以优化寄存器位置,以减少时钟树的线长。实验结果表明,所提出的优化方法可以以略微增加半周线长(HPWL)为代价来减少时钟树线长和时钟网开关功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号