首页> 外文会议>IEEE International Conference on Innovations in Information , Embedded and Communication Systems >Optimization of interconnect delay based on Convex Optimization Technique
【24h】

Optimization of interconnect delay based on Convex Optimization Technique

机译:基于凸优化技术的互连延迟优化

获取原文

摘要

This paper discusses the Elmore delay optimization technique by varying the wire width. It also throws a light on various aspects which affects the interconnect delay. We will see that the delay minimization to zero will lead to a larger area covering interconnect wires, which will ultimately increase the area cost of IC. So 10 to 15% delay will give a good result keeping the IC size also in control. Optimization techniques if applied in IC designing, optimizes various other factors like the power dissipation and also the circuit compactness. So a good and robust optimization technique is required. In our work, we have employed the Convex Optimization Technique as it has the ability for finding the global optimum to a problem under any constraints with a less computational complexity.
机译:本文讨论了通过改变导线宽度来实现Elmore延迟优化技术。它还从各个方面阐明了影响互连延迟的各个方面。我们将看到将延迟最小化为零将导致覆盖互连线的面积更大,这最终将增加IC的面积成本。因此,将IC尺寸也控制在10%至15%的延迟范围内将获得很好的结果。如果将优化技术应用于IC设计中,则会优化其他各种因素,例如功耗以及电路紧凑性。因此,需要一种良好而强大的优化技术。在我们的工作中,我们采用了凸优化技术,因为它具有在任何约束下以较低的计算复杂度找到问题的全局最优的能力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号