首页> 外文会议>IEEE International Conference on Acoustics, Speech and Signal Processing;ICASSP >Digital compensation of sampling instant errors in the track-and-hold portion of an ADC
【24h】

Digital compensation of sampling instant errors in the track-and-hold portion of an ADC

机译:ADC采样保持部分中采样瞬时误差的数字补偿

获取原文

摘要

Track-and-hold (TH) circuits in the front end of high-speed high-resolution analog-to-digital converters (ADCs) typically limit ADC performance at high input signal frequencies. This paper develops mathematical models for THs implemented in both bipolar and MOS technologies. The models are derived by analyzing the sampling instant error and reveal that the nonlinear behavior is dependent on the input signal and it's derivatives. A digital post compensation method is then presented with it's coefficients estimated using an energy-free method in a background calibration configuration. Simulation results on a nonlinear TH model show that the proposed method achieves a significant improvement in the spurious free dynamic range (SFDR). The method is also applied to a commercially available ADC to demonstrate it's effectiveness.
机译:高速高分辨率模数转换器(ADC)前端的采样保持(TH)电路通常会限制高输入信号频率下ADC的性能。本文开发了在双极和MOS技术中都实现的TH的数学模型。这些模型是通过分析采样瞬时误差得出的,并表明非线性行为取决于输入信号及其导数。然后介绍一种数字后补偿方法,其系数在背景校准配置中使用无能量方法估算。非线性TH模型的仿真结果表明,该方法在无杂散动态范围(SFDR)方面取得了显着改善。该方法还应用于商用ADC,以证明其有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号