首页> 外文会议>IEEE EUROCON 2013 >Two on-chip bandwidth calibration methods for phase-locked loops used in wireless transceiver applications
【24h】

Two on-chip bandwidth calibration methods for phase-locked loops used in wireless transceiver applications

机译:无线收发器应用中用于锁相环的两种片上带宽校准方法

获取原文
获取原文并翻译 | 示例

摘要

Phase-locked loops (PLL) are essential building blocks in wireless transceivers. Concerning data transmission and reception the performance of the PLL is crucial for the overall performance of the whole system. The transmitter architecture of the presented system does not use mixers but the PLL itself for FSK modulation. Therefore especially the bandwidth of the PLL influences performance parameters. As the PLL bandwidth is subject to significant variations due to process, temperature and supply voltage, bandwidth calibration is an important measure to ensure the PLL performance specifications. This paper presents two methods which use building blocks of an existing transceiver to calibrate the PLL bandwidth. Both methods use existing features of the transceiver architecture and therefore require only minimal adjustments and in principal no additional building blocks in order to accomplish bandwidth calibration. The first method uses an ADC to measure the PLL Loop Filter Voltage and the second employs the receiver to observe the frequency and phase of the PLL output signal. The proposed methods have been verified by measurements using a test chip implemented in a low-cost Infineon 130nm CMOS process and an FPGA board. The variation of the PLL bandwidth after calibration is lower than ±10% compared to more than ±60% for an uncalibrated PLL. The time needed for calibration lies between 32μs and 200 μs.
机译:锁相环(PLL)是无线收发器中必不可少的组成部分。关于数据发送和接收,PLL的性能对于整个系统的整体性能至关重要。所提出系统的发射机架构不使用混频器,而是使用PLL本身进行FSK调制。因此,PLL的带宽尤其会影响性能参数。由于PLL带宽会因工艺,温度和电源电压而发生很大变化,因此带宽校准是确保PLL性能规范的重要措施。本文介绍了两种方法,它们使用现有收发器的构造块来校准PLL带宽。两种方法都使用收发器体系结构的现有功能,因此,为了实现带宽校准,仅需进行最小的调整,并且原则上不需要其他构建块。第一种方法使用ADC测量PLL环路滤波器电压,第二种方法使用接收器观察PLL输出信号的频率和相位。通过使用以低成本Infineon 130nm CMOS工艺实现的测试芯片和FPGA板进行测量,已验证了所提出的方法。校准后的PLL带宽变化小于±10%,而未校准的PLL的变化大于±60%。校准所需的时间介于32μs和200μs之间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号