首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A design of 50/150/200 kbps, low power FSK transceiver using phase-locked loop with programmable loop bandwidth and integrated SPDT for IEEE 802.15.4g application
【24h】

A design of 50/150/200 kbps, low power FSK transceiver using phase-locked loop with programmable loop bandwidth and integrated SPDT for IEEE 802.15.4g application

机译:使用具有可编程环路带宽和集成SPDT的锁相环的50/150/200 kbps低功耗FSK收发器的设计,适用于IEEE 802.15.4g应用

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a 50/150/200 kbps, low power transceiver with one-point modulation and integrated single pole double throw (SPDT) switch for IEEE 802.15.4g application. To ensure that the proposed low power transceiver can operate at a multi data rate, multi data-rate (50/150/200 kbps) frequency shift keying (FSK) modulation is implemented using a phase-locked loop (PLL) with a programmable loop bandwidth. The bandwidth switching scheme is combined with the programmable loop bandwidth to support the high data rate in the PLL of the transmitter. In the receiver, the SPDT switch is integrated to share the antenna and matching network between the transmitter and receiver, thus minimizing the system cost. Also the active-RC band pass filter with the programmable bandwidth is designed to support the data rates of 50, 150, and 200 kbps. The capacitors in each data rate are shared efficiently to minimize the die area. The FSK transmitter is implemented using 0.18 μm 1-poly 6-metal complementary metal-oxide semiconductor technology. The die area of the transceiver is 4.0 mm2. The power consumption of the transmitter and receiver are 54 and 25 mW, respectively, when the output power level of the transmitter is +10.17 dBm at 1.8 V supply voltage. The phase noise of the PLL output at 1.8462 GHz is −118.13 dBc/Hz with a 1 MHz offset.
机译:本文提出了一种用于IEEE 802.15.4g应用的具有单点调制和集成单刀双掷(SPDT)开关的50/150/200 kbps低功耗收发器。为了确保建议的低功耗收发器可以以多数据速率工作,使用具有可编程环路的锁相环(PLL)实现了多数据速率(50/150/200 kbps)频移键控(FSK)调制带宽。带宽切换方案与可编程环路带宽相结合,以支持发送器PLL中的高数据速率。在接收器中,集成了SPDT开关,以在发射器和接收器之间共享天线和匹配网络,从而将系统成本降至最低。具有可编程带宽的有源RC带通滤波器还设计为支持50、150和200kbps的数据速率。有效地共享每个数据速率下的电容器,以最小化芯片面积。 FSK发射器采用0.18μm的1-poly 6金属互补金属氧化物半导体技术实现。收发器的芯片面积为4.0 mm2。当发射器的输出功率水平在1.8V电源电压下为+10.17 dBm时,发射器和接收器的功耗分别为54和25 mW。 PLL输出在1.8462 GHz时的相位噪声为−118.13 dBc / Hz,偏移为1 MHz。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号