首页> 外文会议>Fourth Asia Symposium on Quality Electronic Design. >Decoupling capacitor placer algorithm with routing and area consideration in VLSI layout design
【24h】

Decoupling capacitor placer algorithm with routing and area consideration in VLSI layout design

机译:在VLSI布局设计中考虑布线和面积考虑的去耦电容布局算法

获取原文
获取原文并翻译 | 示例

摘要

Conventional manual placement for decoupling capacitance (decap) is very time consuming and may lead to unavoidable human errors. In VLSI design environments there is a critical need to have an automated way via CAD tools, particularly to ensure quick turn-around times in the face of strong time-to-market pressures. Unfortunately, existing placer algorithms work best on rectangle placement regions, but are less efficient when working on polygon placement regions with more than 4 vertices. Therefore, in this paper, we present and propose a decap placer using new placement algorithm named Size and Level oriented algorithm (SL). This decap placer is implemented with routing and area consideration which works efficiently on not only rectangle but polygon placement regions as well. Furthermore, different placement orientations are implemented also in this decap placer for better decaps placement coverage.
机译:常规的手动放置去耦电容(去电容)非常耗时,并且可能导致不可避免的人为错误。在VLSI设计环境中,迫切需要一种通过CAD工具实现自动化的方法,尤其是在面对强大的上市时间压力时,确保快速的周转时间。不幸的是,现有的布局算法在矩形布局区域上效果最佳,但是在具有4个以上顶点的多边形布局区域上效率较低。因此,在本文中,我们提出并提出了一种使用名为大小和水平面向算法(SL)的新放置算法的decap放置器。这种开盖放置器是通过考虑布线和面积的方式实现的,不仅在矩形区域而且在多边形放置区域均有效。此外,在这种开盖器放置器中也实现了不同的放置方向,以实现更好的开盖器放置覆盖。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号