首页> 外文会议>Asia Symposium on Quality Electronic Design >Decoupling capacitor placer algorithm with routing and area consideration in VLSI layout design
【24h】

Decoupling capacitor placer algorithm with routing and area consideration in VLSI layout design

机译:VLSI布局设计中的路由和面积考虑解耦电容器算法

获取原文
获取外文期刊封面目录资料

摘要

Conventional manual placement for decoupling capacitance (decap) is very time consuming and may lead to unavoidable human errors. In VLSI design environments there is a critical need to have an automated way via CAD tools, particularly to ensure quick turn-around times in the face of strong time-to-market pressures. Unfortunately, existing placer algorithms work best on rectangle placement regions, but are less efficient when working on polygon placement regions with more than 4 vertices. Therefore, in this paper, we present and propose a decap placer using new placement algorithm named Size and Level oriented algorithm (SL). This decap placer is implemented with routing and area consideration which works efficiently on not only rectangle but polygon placement regions as well. Furthermore, different placement orientations are implemented also in this decap placer for better decaps placement coverage.
机译:用于去耦电容(Decap)的常规手动放置非常耗时,并且可能导致不可避免的人类错误。在VLSI设计环境中,需要通过CAD工具进行自动化的方式,特别是在面对强劲的上市时间压力,确保快速转弯时间。遗憾的是,现有的置于矩形放置区域最佳的售货员算法,但在使用具有超过4个顶点的多边形放置区域时,效率低。因此,在本文中,我们展示并提出了使用名为大小和级别取向算法(SL)的新放置算法的Decap Placer。使用路由和区域考虑来实现该凹凸放置物,其不仅有效地工作,不仅可以在矩形,而且是多边形放置区域。此外,在该凹片放置中也实现了不同的放置取向,以便更好地放置放置覆盖物。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号