首页> 外文会议>Embedded Computer Systems: Architectures, Modeling, and Simulation >Scalable Architecture for Prefix Preserving Anonymization of IP Addresses
【24h】

Scalable Architecture for Prefix Preserving Anonymization of IP Addresses

机译:前缀保留IP地址匿名化的可扩展体系结构

获取原文
获取原文并翻译 | 示例

摘要

This paper describes a highly scalable architecture based on field-programmable gate-array (FPGA) technology for prefix-preserving anonymization of IP addresses at increasingly high network line rates. The Crypto-PAn technique, with the Advanced Encryption Standard (AES) as the underlying pseudo-random function, is fully mapped into reconfigurable hardware. A 32 Gb/s fully-pipelined AES engine was developed and used to prototype the Crypto-PAn architecture. The prototype was implemented on a Xilinx Virtex-4 device achieving a worst-case Ethernet throughput of 8 Gb/s using 141 block RAM's and 4262 logic cells. This is considerably faster than software implementations which generally achieve much less than 100 Mb/s throughput. A technology-independent analysis is presented to explore the scalability of the architecture to higher multi-gigabit line-rates.
机译:本文描述了一种基于现场可编程门阵列(FPGA)技术的高度可扩展的体系结构,用于以越来越高的网络线路速率对IP地址进行前缀保留的匿名化。以高级加密标准(AES)为基础的伪随机函数的Crypto-PAn技术已完全映射到可重新配置的硬件中。开发了一个32 Gb / s的全流水线AES引擎,并将其用作Crypto-PAn体系结构的原型。该原型是在Xilinx Virtex-4器件上实现的,它使用141个Block RAM和4262个逻辑单元实现了最坏情况下的8 Gb / s以太网吞吐量。这比通常实现远低于100 Mb / s吞吐量的软件实现要快得多。提出了一种与技术无关的分析,以探索架构对更高千兆位线速的可扩展性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号