【24h】

FPGA based pipelined architecture for RC5 encryption

机译:基于FPGA的流水线架构用于RC5加密

获取原文
获取原文并翻译 | 示例

摘要

The reconfigurable processors like FPGA are extensively used for cryptographic applications which have reduced the time to market of the hardware logic. This paper describes the high performance pipelined hardware implementation of RC5 algorithm in Xilinx Vertex II Pro FPGA with a 12-stage pipeline scheme that has achieved an encryption rate of 6.9 Gbps. The proposed design operates on 12 input data and a common key where each clock signal produces a partial single round encryption output. After 12 clocks cycles, the cipher text of the corresponding input data is derived at the output sequentially for every clock transition. The pipelined hardware was implemented and the efficiency was compared with the other versions of RC5.
机译:像FPGA这样的可重配置处理器已广泛用于加密应用程序,从而缩短了硬件逻辑产品的上市时间。本文介绍了Xilinx Vertex II Pro FPGA中RC5算法的高性能流水线硬件实现,该算法具有12级流水线方案,实现了6.9 Gbps的加密速率。拟议的设计对12个输入数据和一个公共密钥进行操作,其中每个时钟信号都会产生部分单轮加密输出。在12个时钟周期之后,对于每个时钟转换,在输出端顺序导出相应输入数据的密文。实现了流水线硬件,并将效率与其他版本的RC5进行了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号