首页> 外文会议>Design, Automation Test in Europe Conference Exhibition >Application performance improvement by exploiting process variability on FPGA devices
【24h】

Application performance improvement by exploiting process variability on FPGA devices

机译:通过利用FPGA器件的过程可变性来提高应用程序性能

获取原文

摘要

Process variability is known to be increasing with technology scaling in IC fabrication, thereby degrading the overall performance of the manufactured devices. The current paper focuses on the variability effect in FPGAs and the possibility to boost the performance of each device at run-time, after fabrication, based on the individual characteristics of this device. First, we develop a sensing infrastructure involving a wide network of customized ring oscillators to measure intra-chip and inter-chip variability in 28nm FPGAs, i.e., in eight Xilinx Zynq XC7Z020T-1CSG324 devices. Second, we develop a closed-loop framework based on dynamic reconfiguration of clock tiles, I/O data sniffing, HW/SW communication, and verification with test vectors, to dynamically increase the operating frequency in Zynq while preserving its correctness. Our results show intra-chip variability in the area of 5.2% to 7.7% and inter-chip variability up to 17%. Our framework improves the performance of example FIR designs by up to 90.3% compared to the SW tool reports and shows speed difference among devices by up to 12.4%.
机译:众所周知,工艺可变性随着IC制造中的技术规模不断扩大而增加,从而降低了所制造器件的整体性能。当前的论文集中在FPGA的可变性效应以及在制造后基于该器件的各个特性来提高每个器件在运行时的性能的可能性。首先,我们开发了一个传感基础设施,其中涉及广泛的定制环形振荡器网络,以测量28nm FPGA(即八个Xilinx Zynq XC7Z020T-1CSG324器件)中的芯片内和芯片间可变性。其次,我们基于时钟图块的动态重新配置,I / O数据嗅探,硬件/软件通信以及使用测试向量的验证,开发了一个闭环框架,以动态增加Zynq的工作频率,同时保持其正确性。我们的结果表明,芯片内的可变性在5.2%至7.7%的范围内,芯片间的可变性高达17%。与SW工具报告相比,我们的框架将示例FIR设计的性能提高了90.3%,并且显示了设备之间的速度差异高达12.4%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号