首页> 外文会议>Defect and Fault Tolerance in VLSI Systems, 2009. DFT '09 >Burst Error Detection Hybrid ARQ with Crosstalk-Delay Reduction for Reliable On-chip Interconnects
【24h】

Burst Error Detection Hybrid ARQ with Crosstalk-Delay Reduction for Reliable On-chip Interconnects

机译:具有串扰延迟减少功能的突发错误检测混合ARQ,可实现可靠的片上互连

获取原文

摘要

We present a hybrid ARQ (HARQ) scheme using single-error correcting burst-error detecting (SEC-BED) codes to address multiple errors in nanoscale on-chip interconnects. For a given residual flit error rate requirement, the proposed HARQ method yields 20% energy improvement over other burst error correction schemes. By further integrated with skewed transitions, the proposed HARQ method can efficiently improve the error resilience against burst errors and also reduce delay uncertainty caused by capacitive coupling. The low overhead of our approach makes it suitable for implementation in reliable and energy efficient on-chip communication.
机译:我们提出一种使用单错误校正突发错误检测(SEC-BED)代码的混合ARQ(HARQ)方案,以解决纳米级片上互连中的多个错误。对于给定的残留抖动误差率要求,提出的HARQ方法相对于其他突发误差校正方案可提高20%的能量。通过与偏斜过渡进一步集成,所提出的HARQ方法可以有效地提高针对突发错误的容错能力,还可以减少由电容耦合引起的延迟不确定性。我们方法的低开销使其适合在可靠且节能的片上通信中实施。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号