【24h】

CPL~(TM) Reticle Technology for Advanced Device Applications

机译:适用于高级设备应用的CPL〜(TM)标线技术

获取原文
获取原文并翻译 | 示例

摘要

Each generation of semiconductor device technology drive new and interesting resolution enhancement technology (RET's). The race to smaller and smaller geometry's has forced device manufacturers to kl's approaching 0.40. The authors have been investigating the use of Chromeless phase-shifting masks (CLM) exposed with ArF, high numerical aperture (NA), and off-axis illumination (OAI) has been shown to produce production worthy sub-100nm resist patterns with acceptable overlapped process window across feature pitch. There have been a number of authors who have investigated CLM in the past but the technology has never received mainstream attention due to constraints such as wet quartz etch during mask fabrication, limited approach to optical proximity correction (OPC), and exposure tool limitations such as on-axis illumination and too low of NA. With novel binary halftone OPC and a capable modern mask making process, it has become possible to achieve global and local pattern optimization of the phase shifter for a given layout especially for patterning features with dimension at sub-half-exposure wavelength. The authors have built a number of test structures that require superior 2D control for SRAM gate structures. In this paper the authors will focus on image process integration for the 65nm node. Emphasis on pattern layout, mask fabrication and image processing will be discussed. Furthermore, the authors will discuss defect printing, inspection and repair, mask error enhancement factor (MEEF) of 2D structures coupled with phase error, layout, and mask fabrication specifications.
机译:每一代半导体器件技术都驱动着新的有趣的分辨率增强技术(RET)。越来越小的几何尺寸的竞争迫使设备制造商将kl逼近0.40。作者一直在研究使用ArF,高数值孔径(NA)和离轴照明(OAI)曝光的无铬相移掩模(CLM)可以产生有价值的亚100nm以下抗蚀剂图案并具有可接受的重叠跨特征间距的处理窗口。过去有许多作者研究过CLM,但是由于诸如掩模制造过程中的湿石英蚀刻,光学接近校正(OPC)的方法受限以及曝光工具的局限性(例如)等限制,该技术从未受到主流关注。同轴照明,NA太低。借助新颖的二进制半色调OPC和功能强大的现代掩模制造工艺,对于给定的布局,尤其是对于亚半曝光波长尺寸的图案特征,已经可以实现移相器的全局和局部图案优化。作者建立了许多测试结构,这些结构需要对SRAM门结构进行出色的2D控制。在本文中,作者将专注于65nm节点的图像处理集成。重点讨论图案布局,掩模制造和图像处理。此外,作者将讨论2D结构的缺陷打印,检查和修复,掩模误差增强因子(MEEF),以及相位误差,布局和掩模制造规范。

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号