【24h】

CMOS processor element for a fault-tolerant SVD array

机译:容错SVD阵列的CMOS处理器元件

获取原文
获取原文并翻译 | 示例

摘要

Abstract: This paper describes the VLSI implementation of a CORDIC based processor element for use in a fault-reconfigurable systolic array to compute the singular value decomposition (SVD) of a matrix. The chip implements a time redundant fault tolerance scheme, which allows processors adjacent to a faulty processor to act as computation backup during the systolic idle time. Also, processors around a fault collaborate to reroute data around the faulty processor. This form of time redundancy is attractive when tolerance to a few faults needs to be achieved with little hardware overhead. !15
机译:摘要:本文描述了基于CORDIC的处理器元件的VLSI实现,该元件用于故障可重新配置的脉动阵列中,用于计算矩阵的奇异值分解(SVD)。该芯片实现了时间冗余容错方案,该方案允许与故障处理器相邻的处理器在收缩期空闲时间内充当计算备份。而且,故障周围的处理器会协作以在故障处理器周围重新路由数据。当需要以很少的硬件开销实现对几个故障的容限时,这种形式的时间冗余就很有吸引力。 !15

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号