首页> 外文会议>37th annual international symposium on computer architecture 2010 >A Case for FAME: FPGA Architecture Model Execution
【24h】

A Case for FAME: FPGA Architecture Model Execution

机译:FAME的一个案例:FPGA体系结构模型执行

获取原文
获取原文并翻译 | 示例

摘要

Given the multicore microprocessor revolution, we argue that the architecture research community needs a dramatic increase in simulation capacity. We believe FPGA Architecture Model Execution (FAME) simulators can increase the number of useful architecture research experiments per day by two orders of magnitude over Software Architecture Model Execution (SAME) simulators. To clear up misconceptions about FPGA-based simulation methodologies, we propose a FAME taxonomy to distinguish the cost-performance of variations on these ideas. We demonstrate our simulation speedup claim with a case study wherein we employ a prototype FAME simulator, RAMP Gold, to research the interaction between hardware partitioning mechanisms and operating system scheduling policy. The study demonstrates FAME's capabilities: we run a modern parallel benchmark suite on a research operating system, simulate 64-core taxget architectures with multi-level memory hierarchy timing models, and add experimental hardware mechanisms to the target machine. The simulation speedup achieved by our adoption of FAME!-250 x-enables experiments with more realistic time scales and data set sizes than are possible with SAME.
机译:鉴于多核微处理器的革命,我们认为架构研究界需要大幅提高仿真能力。我们相信,与软件架构模型执行(SAME)模拟器相比,FPGA架构模型执行(FAME)模拟器每天可以将有用的架构研究实验数量增加两个数量级。为了消除对基于FPGA的仿真方法的误解,我们提出了FAME分类法,以区分这些思想的变体的性价比。我们通过案例研究证明了我们的仿真提速要求,其中我们采用了原型FAME仿真器RAMP Gold,以研究硬件分区机制与操作系统调度策略之间的相互作用。这项研究证明了FAME的功能:我们在研究操作系统上运行现代并行基准测试套件,使用多级内存层次结构时序模型模拟64核心的Taxget架构,并向目标计算机添加实验性硬件机制。通过采用FAME!-250 x-en,可以实现比SAME更现实的时间标度和数据集大小的仿真加速。

著录项

  • 来源
  • 会议地点 Saint Malo(FR);Saint Malo(FR)
  • 作者单位

    The Parallel Computing Laboratory CS Division, EECS Department, University of California, Berkeley;

    The Parallel Computing Laboratory CS Division, EECS Department, University of California, Berkeley;

    The Parallel Computing Laboratory CS Division, EECS Department, University of California, Berkeley;

    The Parallel Computing Laboratory CS Division, EECS Department, University of California, Berkeley;

    The Parallel Computing Laboratory CS Division, EECS Department, University of California, Berkeley;

    The Parallel Computing Laboratory CS Division, EECS Department, University of California, Berkeley;

  • 会议组织
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 总体结构、系统结构;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号