首页> 外文会议>27th European Solid-State Circuits Conference, Sep 18-20, 2001, Villach, Austria >VLSI Implementation of a High Performance and Low Power 32-Bit Multiply- Accumulate Unit
【24h】

VLSI Implementation of a High Performance and Low Power 32-Bit Multiply- Accumulate Unit

机译:高性能和低功耗32位乘法累加单元的VLSI实现

获取原文
获取原文并翻译 | 示例

摘要

A high performance and low power 32-bit multiply-accumulate unit (MAC) is described in this paper. The fast mixed length-encoding scheme used in the MAC leverages the advantage of a 16-bit encoding scheme without adding extra delay to the faster four-stage Wallace Tree of a 12-bit encoding scheme. A mixture of static CMOS logic and complementary pass-gate logic (CPL) was used to achieve the high speed and still meet the low power goal. Several power saving techniques were also implemented in this MAC.
机译:本文介绍了一种高性能,低功耗的32位乘法累加单元(MAC)。 MAC中使用的快速混合长度编码方案利用了16位编码方案的优势,而不会为12位编码方案的更快的四级华莱士树增加额外的延迟。静态CMOS逻辑和互补通过门逻辑(CPL)的混合用于实现高速且仍满足低功耗目标。此MAC中还实现了几种节能技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号