【24h】

A 10-bit 200 MS/s CMOS Parallel Pipeline A/D Converter

机译:10位200 MS / s CMOS并行流水线A / D转换器

获取原文
获取原文并翻译 | 示例

摘要

A 10-bit 200 MS/s parallel pipeline ADC is presented. It consists of a front-end sample-and-hold circuit and four parallel pipelined component ADCs followed by a digital offset compensation. By incorporating double sampling both in the S/H circuit and the component ADCs a power dissipation of only 280 mW from a 3.0 V supply is achieved. The circuit is implemented with a standard 0.5 μm CMOS process occupying 7.4 mm~2. According to the measurements, a DNL and INL of 0.8 LSB and 0.9 LSB, respectively, is achieved while the peak SFDR is 56 dB with a 200 MS/s sample rate.
机译:提出了一个10位200 MS / s并行流水线ADC。它由一个前端采样保持电路和四个并行流水线分量ADC组成,后跟数字偏移补偿。通过在S / H电路和分量ADC中都包含双重采样,从3.0 V电源获得的功耗仅为280 mW。该电路采用标准的0.5μmCMOS工艺实现,占用7.4 mm〜2。根据测量,在200 MS / s采样速率下,SFDR峰值为56 dB,而DNL和INL分别达到0.8 LSB和0.9 LSB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号