首页> 外文会议>2017 International Test Conference in Asia >Test item priority estimation for high parallel test efficiency under ATE debug time constraints
【24h】

Test item priority estimation for high parallel test efficiency under ATE debug time constraints

机译:在ATE调试时间限制下,测试项目优先级估算可实现较高的并行测试效率

获取原文
获取原文并翻译 | 示例

摘要

Semiconductor manufacture companies make an effort to reduce the test time for the test cost reduction until mass production starts. One of the effective test time reduction techniques is to improve the parallel test efficiency with the test program optimization by debugging on the automatic test equipment (ATE). However, given the time constraints of production schedules, the available time for the test program optimization is not enough to debug all test items at all. For this reason, it is important to select cost-effective test items in order to optimize the test program for the test time reduction. In this paper, we introduce the test item priority estimation method for high parallel test efficiency. Experimental results obtained from the actual industrial system-on-chip (SoC) circuits show that our proposed method provides the lower total test time for mass production under the same ATE debug time constraints as the cost-effective solution.
机译:半导体制造公司努力减少测试时间以降低测试成本,直到开始批量生产为止。一种有效的减少测试时间的技术是通过在自动测试设备(ATE)上进行调试来通过优化测试程序来提高并行测试效率。但是,鉴于生产进度表的时间限制,用于测试程序优化的可用时间根本不足以调试所有测试项目。因此,选择具有成本效益的测试项目以优化测试程序以减少测试时间很重要。本文介绍了一种具有较高并行测试效率的测试项目优先级估计方法。从实际的工业片上系统(SoC)电路获得的实验结果表明,在与经济高效的解决方案相同的ATE调试时间约束下,我们提出的方法为批量生产提供了更低的总测试时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号