首页> 外文会议>2016 Symposium on Colossal Data Analysis and Networking >Iterative architecture AES for secure VLSI based system design
【24h】

Iterative architecture AES for secure VLSI based system design

机译:用于基于VLSI的安全系统设计的迭代架构AES

获取原文
获取原文并翻译 | 示例

摘要

In this digital age of communication, private and confidential data is exchanged over internet and stored in digital mediums. This data is constantly under increasing threat. Encryption is one of the techniques to protect sensitive data. AES is considered to be one of most capable encryption algorithm in cryptography. AES can be implemented in hardware or software. Hardware implementation would be faster and secure as compared to software implementation. This paper explains iterative architecture implementation of AES using VHDL.
机译:在这个数字通信时代,私有和机密数据通过Internet交换并存储在数字媒体中。这些数据正不断受到越来越多的威胁。加密是保护敏感数据的技术之一。 AES被认为是密码学中最强大的加密算法之一。 AES可以用硬件或软件来实现。与软件实施相比,硬件实施将更快,更安全。本文介绍了使用VHDL的AES迭代体系结构实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号