首页> 外文会议>2015 International Conference on VLSI Systems, Architecture, Technology and Applications >An 8-b 250-Msample/s power optimized pipelined A/D converter in 0.18-µm CMOS
【24h】

An 8-b 250-Msample/s power optimized pipelined A/D converter in 0.18-µm CMOS

机译:采用0.18μmCMOS的8-b 250-Msample / s功耗优化流水线A / D转换器

获取原文
获取原文并翻译 | 示例

摘要

The optimal pipeline analog to digital converter (ADC) architectures are analysed to determine the optimal partitioning and particular bits per stage for power optimization purpose. It is found in our design that the multi bit partitioning with 2.5 bits per stage resolution, is optimum in terms of power consumption compare to the 1.5 bits per stage for an 8-bit pipeline ADCs circuit. The optimal partitioning of the 8-bit ADC is realized with 2.5-2.5-2.5-2 cascading stages and another topology with 1.5-1.5-1.5-1.5-1.5-1.5-2 cascading stages employed with double sampling sample hold (DSSH) architecture. ADCs are implemented in 0.18 μm CMOS and 8-bit with 2.5 bits/stage resolution ADCs achieved 43 dB SINAD, 50.78 dB spurious free dynamic range (SFDR) for an input signal frequency of 1.7 MHz at 250 MSPS, and power consumption is 27 mW from a 1.8 V power supply. An 8-bit 1.5 bits/stage resolution ADC with the same technology process achieved 47.20 dB SINAD, 60.6 dB SFDR for an input signal frequency of 1.7 MHz at 250 MSPS, and power consumption is 49 mW from a 1.8 V power supply.
机译:分析了最佳流水线模数转换器(ADC)架构,以确定用于功率优化目的的最佳分区和每级特定位。在我们的设计中发现,与8位流水线ADC电路的每级1.5位相比,每级分辨率为2.5位的多位分区在功耗方面是最佳的。通过2.5-2.5-2.5-2级联级和采用1.5-1.5-1.5-1.5-1.5-1.5-1.5-2级联级的另一种拓扑结构和双采样采样保持(DSSH)架构实现8位ADC的最佳划分。 ADC采用0.18μmCMOS和8位,每级分辨率为2.5位的ADC实施,在250 MSPS时输入信号频率为1.7 MHz时,实现43 dB SINAD,50.78 dB无寄生动态范围(SFDR),功耗为27 mW由1.8 V电源供电。在250 MSPS的条件下,对于1.7 MHz的输入信号频率,采用相同工艺的8位1.5位/级分辨率ADC达到47.20 dB的SINAD,60.6 dB的SFDR,1.8 V电源的功耗为49 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号