首页> 外文会议>International Conference on VLSI Systems, Architecture, Technology and Applications >An 8-b 250-Msample/s power optimized pipelined A/D converter in 0.18-μm CMOS
【24h】

An 8-b 250-Msample/s power optimized pipelined A/D converter in 0.18-μm CMOS

机译:8-B 250-MSample / S功率优化流水线A / D转换器在0.18-μmCMOS中

获取原文

摘要

The optimal pipeline analog to digital converter (ADC) architectures are analysed to determine the optimal partitioning and particular bits per stage for power optimization purpose. It is found in our design that the multi bit partitioning with 2.5 bits per stage resolution, is optimum in terms of power consumption compare to the 1.5 bits per stage for an 8-bit pipeline ADCs circuit. The optimal partitioning of the 8-bit ADC is realized with 2.5-2.5-2.5-2 cascading stages and another topology with 1.5-1.5-1.5-1.5-1.5-1.5-2 cascading stages employed with double sampling sample hold (DSSH) architecture. ADCs are implemented in 0.18 μm CMOS and 8-bit with 2.5 bits/stage resolution ADCs achieved 43 dB SINAD, 50.78 dB spurious free dynamic range (SFDR) for an input signal frequency of 1.7 MHz at 250 MSPS, and power consumption is 27 mW from a 1.8 V power supply. An 8-bit 1.5 bits/stage resolution ADC with the same technology process achieved 47.20 dB SINAD, 60.6 dB SFDR for an input signal frequency of 1.7 MHz at 250 MSPS, and power consumption is 49 mW from a 1.8 V power supply.
机译:最佳管道模拟到数字转换器(ADC)架构进行分析,以确定用于功率优化目的的最佳分割和每级特定的比特。它在我们的设计发现,用每级分辨率2.5位的多比特划分,是在比较每级1.5位为一个8位的流水线ADC电路功耗方面最佳。 8位ADC的最佳划分是实现与2.5-2.5-2.5-2级联级和与双采样采样保持(DSSH)架构采用1.5-1.5-1.5-1.5-1.5-1.5-2级联阶段的另一拓扑。 ADC被在0.18微米CMOS和8位具有2.5位实现/级分辨率ADC实现43分贝SINAD,50.78为1.7兆赫的在250 MSPS的输入信号频率,和功耗分贝无杂散动态范围(SFDR)为27毫瓦从1.8 V电源。用相同的技术处理一个8位的1.5位/级分辨率的ADC来实现47.20分贝SINAD,60.6分贝SFDR为1.7兆赫的输入信号频率,在250 MSPS,和功率消耗是从1.8 V电源49毫瓦。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号