【24h】

Bounding the Worst-Case Execution Time of Static NUCA Caches

机译:限制静态NUCA缓存的最坏情况执行时间

获取原文
获取原文并翻译 | 示例

摘要

Large on-chip caches with uniform access time are inefficient to be used in multicore processors due to the increasing wire delays across the chip. The Non-Uniform Cache Architecture (NUCA) is proved to be effective to solve the problem of the increasing wire delays in multicore processors. For real-time systems that use multicore processors, it is crucial to bound the worst-case execution time (WCET) accurately and safely. In this paper, we develop a WCET analysis approach to consider the effects of static NUCA caches on WCET.
机译:由于跨芯片的布线延迟不断增加,具有统一访问时间的大型片上高速缓存无法在多核处理器中使用。事实证明,非统一缓存体系结构(NUCA)可有效解决多核处理器中线延迟增加的问题。对于使用多核处理器的实时系统,至关重要的是准确,安全地限制最坏情况的执行时间(WCET)。在本文中,我们开发了一种WCET分析方法,以考虑静态NUCA缓存对WCET的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号