首页> 外文期刊>Journal of circuits, systems and computers >Cache-Aware SPM Allocation to Reduce Worst-Case Execution Time for Hybrid SPM-Caches
【24h】

Cache-Aware SPM Allocation to Reduce Worst-Case Execution Time for Hybrid SPM-Caches

机译:缓存感知SPM分配可减少混合SPM缓存的最坏情况执行时间

获取原文
获取原文并翻译 | 示例

摘要

Scratch-Pad Memories (SPMs) have been increasingly used in real-time and embedded systems. However, it is still unknown and challenging to reduce the worst-case execution time (WCET) for hybrid SPM-cache architecture, where an SPM and a cache memory are placed on-chip in parallel to cooperatively improve performance and/or energy efficiency. In this paper, we study four SPM allocation strategies to reduce the WCET for hybrid SPM-caches with diffierent complexities. These algorithms differ by whether or not they can cooperate with the cache or be aware of the WCET. Our evaluation shows that the cache-aware and WCET-oriented SPM allocation can minimize the WCET for real-time benchmarks with little or even positive impact on the average-case execution time (ACET).
机译:暂存器(SPM)已越来越多地用于实时和嵌入式系统中。但是,减少混合SPM缓存体系结构的最坏情况执行时间(WCET)仍然是未知且充满挑战的,在混合SPM缓存体系结构中,SPM和缓存存储器并行放置在芯片上,以共同提高性能和/或能源效率。在本文中,我们研究了四种SPM分配策略,以减少复杂性不同的混合SPM缓存的WCET。这些算法的不同之处在于它们是否可以与缓存配合使用或知道WCET。我们的评估表明,缓存感知和面向WCET的SPM分配可以最小化用于实时基准测试的WCET,而对平均案例执行时间(ACET)几乎没有甚至产生积极影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号