首页> 外文会议>2014 Design, Automation amp; Test in Europe Conference and Exhibition >Advanced system on a chip design based on controllable-polarity FETs
【24h】

Advanced system on a chip design based on controllable-polarity FETs

机译:基于可控极性FET的高级片上系统设计

获取原文
获取原文并翻译 | 示例

摘要

Field-Effect Transistors (FETs) with on-line controllable-polarity are promising candidates to support next generation System-on-Chip (SoC). Thanks to their enhanced functionality, controllable-polarity FETs enable a superior design of critical components in a SoC, such as processing units and memories, while also providing native solutions to control power consumption. In this paper, we present the efficient design of a SoC core with controllable-polarity FET. Processing units are speeded-up at the datapath level, as arithmetic operations require fewer physical resources than in standard CMOS. Power consumption is decreased via embedded power-gating techniques and tunable high-performance/low-power devices operation. Memory cells are made smaller by merging the access interface with the storage circuitry. We foresee the advantages deriving from these techniques, by evaluating their impact on the design of SoC for a contemporary telecommunication application. Using a 22-nm vertically-stacked silicon nanowire technology, a coarse-grain evaluation at the block level estimates a delay and power reduction of 20% and 19% respectively, at a cost of a moderate area overhead of 15%, with respect to a state-of-art FinFET technology.
机译:具有在线可控制极性的场效应晶体管(FET)是支持下一代片上系统(SoC)的有前途的候选者。凭借其增强的功能,可控极性FET可以对SoC中的关键组件(例如处理单元和存储器)进行出色的设计,同时还提供用于控制功耗的本地解决方案。在本文中,我们介绍了具有可控极性FET的SoC内核的高效设计。由于算术运算所需的物理资源少于标准CMOS中的物理资源,因此可以在数据路径级别上加快处理单元的速度。通过嵌入式电源门控技术和可调的高性能/低功耗设备操作,降低了功耗。通过将访问接口与存储电路合并,可以使存储单元更小。通过评估它们对现代电信应用SoC设计的影响,我们可以预见这些技术带来的优势。使用22纳米垂直堆叠的硅纳米线技术,在块级进行的粗粒度评估估计延迟和功耗降低分别为20%和19%,相对于15%的中等面积开销最先进的FinFET技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号