首页> 外文会议>2013 International Conference on Information Communication and Embedded Systems >DVTS approach to digital CMOS circuits for decreasing total power consumption
【24h】

DVTS approach to digital CMOS circuits for decreasing total power consumption

机译:DVTS用于数字CMOS电路的方法可降低总功耗

获取原文
获取原文并翻译 | 示例

摘要

Power consumption of Modern Digital integrated circuits increasing with each generation which becomes a serious design issue. This paper proposed a generalized power tracking algorithm that reduces power directly by dynamic control of supply voltage and body bias. The DVTS algorithm-(Dynamic Voltage and threshold scaling algorithm) save the leakage power during active mode of the circuit. Total active power can be minimized by dynamically adjusting Vdd and Vth based on circuit operating conditions such as temperature, workload, and circuit architecture. The power saving method of DVTS is similar to that of the Dynamic VDD Scaling (DVS) scheme, which adaptively changes the supply voltage depending on the current workload of the system. For a digital circuit, it is possible to trade off dynamic and sub threshold leakage power by balancing between Vdd and Vth to maintain performance.
机译:现代数字集成电路的功耗随着每一代的增加而增加,这成为一个严重的设计问题。本文提出了一种通用的功率跟踪算法,该算法通过动态控制电源电压和主体偏置来直接降低功率。 DVTS算法(动态电压和阈值缩放算法)可在电路处于活动模式期间节省泄漏功率。通过根据电路工作条件(例如温度,工作量和电路架构)动态调整Vdd和Vth,可以使总有功功率最小化。 DVTS的节电方法与动态VDD缩放(DVS)方案的节电方法相似,后者根据系统的当前工作负载自适应地更改电源电压。对于数字电路,可以通过在Vdd和Vth之间保持平衡来权衡动态和低于阈值的泄漏功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号