首页> 外文会议>2013 22nd Asian Test Symposium >MIRID: Mixed-Mode IR-Drop Induced Delay Simulator
【24h】

MIRID: Mixed-Mode IR-Drop Induced Delay Simulator

机译:MIRID:混合模式IR下降引起的延迟模拟器

获取原文
获取原文并翻译 | 示例

摘要

IR-drop effects are increasingly relevant in context of both design and test. We introduce the event-driven simulator MIRID that calculates the impact of IR-drop to the circuit timing. MIRID performs the simulation on two abstraction levels: timing effects in the gate-level net-list, current and voltage waveform propagation in the electrical model of the power-distribution network (PDN). Switching events at the logic gates are forwarded to the electrical model, where induced currents and their impact on the neighboring PDN nodes are computed. From this information, values of voltages at the Vdd and ground terminals of logic gates are determined, which in turn are used to calculate accurate switching delays of the gates. MIRID supports a generic interface to electrical models, allowing for a seamless integration of arbitrary models of PDN and gate timing. We report experiments based on a simple PDN model that was introduced previously and incorporates a pre-characterized library. The simulation accuracy is validated by matching the results from MIRID and SPICE.
机译:IR降的影响在设计和测试中越来越重要。我们引入了事件驱动的模拟器MIRID,该模拟器计算IR下降对电路时序的影响。 MIRID在两个抽象级别上执行仿真:门级网表中的时序效应,配电网络(PDN)的电气模型中的电流和电压波形传播。逻辑门的开关事件被转发到电气模型,在电气模型中计算感应电流及其对相邻PDN节点的影响。根据该信息,确定逻辑门的Vdd和接地端的电压值,这些电压值又用于计算门的精确开关延迟。 MIRID支持电气模型的通用接口,从而可以无缝集成PDN和门控时序的任意模型。我们报告的实验基于一个简单的PDN模型,该模型先前已引入并包含一个预先表征的库。通过匹配MIRID和SPICE的结果来验证仿真精度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号