首页> 外文会议>2012 9th International Conference on Electrical Engineering, Computing Science and Automatic Control. >Three stage low noise operational amplifier design for a 0.18 um CMOS process
【24h】

Three stage low noise operational amplifier design for a 0.18 um CMOS process

机译:用于0.18 um CMOS工艺的三级低噪声运算放大器设计

获取原文
获取原文并翻译 | 示例

摘要

A new three stage low-noise, high-gain operational amplifier (Op-Amp) is proposed in this paper. Design strategies are discussed for minimizing noise and increasing gain. Multipath nested Miller compensation used for three stage operational amplifier. The circuit is designed in the 0.18μm CMOS technology. The HSPICE software was used for simulation. The simulation results show that the amplifier has a 128.5 dB open-loop DC gain and a unity gain-bandwidth of 794 MHz. Also input-referred noise of this circuit is 1.233 (nF/√Hz) at 1 MHz frequency.
机译:本文提出了一种新型的三级低噪声,高增益运算放大器(Op-Amp)。讨论了最小化噪声和增加增益的设计策略。多路径嵌套米勒补偿用于三级运算放大器。该电路采用0.18μmCMOS技术设计。使用HSPICE软件进行仿真。仿真结果表明,该放大器具有128.5 dB的开环DC增益和794 MHz的单位增益带宽。同样,在1 MHz频率下,该电路的输入等效噪声为1.233(nF /√Hz)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号