【24h】

Pulse-triggered flip-flop design with PTL style control scheme

机译:具有PTL样式控制方案的脉冲触发触发器设计

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a novel low power pulse-triggered flip-flop design is presented. Firstly, the pulse generation control logic, an AND function, is removed from the critical path to facilitate a faster discharge operation. A simple 2-transistor AND gate design is used to reduce the circuit complexity. Secondly, a conditional pulse enhancement technique is devised to speed up the discharge along the critical path only when needed. As a result, transistor sizes in delay inverter and pulse generation circuit can be reduced for power saving. Various post-layout simulation results based on UMC CMOS 90nm technology reveal that the proposed design features the best power-delay-product performance in seven FF designs under comparison. Its maximum power saving against rival designs is up to 38.4%. Compared with the conventional transmission gate based FF design, the average leakage power consumption is also reduced by a factor of 3.52.
机译:本文提出了一种新颖的低功耗脉冲触发触发器设计。首先,从关键路径中删除了脉冲生成控制逻辑(AND功能),以促进更快的放电操作。简单的2晶体管“与”门设计用于降低电路复杂度。其次,有条件的脉冲增强技术被设计为仅在需要时才加速沿关键路径的放电。结果,可以减小延迟反相器和脉冲发生电路中的晶体管尺寸以节省功率。基于UMC CMOS 90nm技术的各种布局后仿真结果表明,在进行比较的七种FF设计中,所提出的设计具有最佳的功率延迟产品性能。与竞争对手的设计相比,其最大节电效果高达38.4%。与传统的基于传输门的FF设计相比,平均泄漏功耗也降低了3.52倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号