首页> 外文会议>The 2011 Conference on Design amp; Architectures for Signal and Image Processing >Design of a processor optimized for syntax parsing in video decoders
【24h】

Design of a processor optimized for syntax parsing in video decoders

机译:针对视频解码器中的语法解析进行优化的处理器设计

获取原文
获取原文并翻译 | 示例

摘要

Heterogeneous platforms aim to offer both performance and flexibility by providing designers processors and programmable logical units on a single platform. Processors implemented on these platforms are usually soft-cores (e.g. Altera NIOS) or ASIC (e.g. ARM Cortex-A8). However, these processors still face limitations in terms of performance compared to full hardware designs in particular for real-time video decoding applications. We present in this paper an innovative approach to improve performance using both a processor optimized for the syntax parsing (an Application-Specific Instruction-set Processor) and a FPGA. The case study has been synthesized on a Xilinx FPGA at a frequency of 100 MHz and we estimate the performance that could be obtained with an ASIC.
机译:异构平台旨在通过在单个平台上提供设计器处理器和可编程逻辑单元来提供性能和灵活性。在这些平台上实现的处理器通常是软核(例如Altera NIOS)或ASIC(例如ARM Cortex-A8)。但是,与全硬件设计相比,这些处理器在性能方面仍然面临局限性,特别是对于实时视频解码应用而言。我们在本文中提出了一种创新的方法来提高性能,同时使用针对语法解析进行了优化的处理器(专用指令集处理器)和FPGA。该案例研究已经在Xilinx FPGA上以100 MHz的频率进行了综合,我们估计了使用ASIC可以获得的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号