首页> 外文会议>2010 International Symposium on VLSI Design Automation and Test >Layout optimization on ESD diodes for giga-Hz RF and high-speed I/O circuits
【24h】

Layout optimization on ESD diodes for giga-Hz RF and high-speed I/O circuits

机译:用于千兆赫兹RF和高速I / O电路的ESD二极管的布局优化

获取原文
获取原文并翻译 | 示例

摘要

The diode operated in forward-biased condition has been widely used as an effective on-chip ESD protection device at GHz RF and high-speed I/O pads due to the small parasitic loading effect and high ESD robustness in CMOS integrated circuits (ICs). This work presents new ESD protection diodes realized in the octagon, waffle-hollow, and octagon-hollow layout styles to improve the efficiency of ESD current distribution and to reduce the parasitic capacitance. The new ESD protection diodes can achieve smaller parasitic capacitance under the same ESD robustness level as compared to the waffle diode. Therefore, the signal degradation of GHz RF and high-speed transmission can be reduced due to smaller parasitic capacitance from the new proposed diodes.
机译:由于在CMOS集成电路(IC)中寄生效应小和ESD鲁棒性高,在正向偏置条件下工作的二极管已广泛用作GHz RF和高速I / O焊盘上的有效片上ESD保护器件。 。这项工作提出了以八边形,华夫格空心和八边形空心布局样式实现的新型ESD保护二极管,以提高ESD电流分配的效率并减少寄生电容。与华夫二极管相比,新型ESD保护二极管在相同的ESD鲁棒性水平下可以实现更小的寄生电容。因此,由于新提出的二极管的寄生电容较小,因此可以减少GHz RF信号的衰减和高速传输。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号