Institute of Microelectronics of Chinese Academy of Science, 100029, Beijing, China;
Institute of Microelectronics of Chinese Academy of Science, 100029, Beijing, China;
Institute of Microelectronics of Chinese Academy of Science, 100029, Beijing, China;
Institute of Microelectronics of Chinese Academy of Science, 100029, Beijing, China;
Sorbonne Universités, Univ. Paris 06, UR2, L2E, F-75005 Paris, France;
Three-dimensional displays; Parasitic capacitance; Integrated circuit modeling; Conductors; Integrated circuit interconnections; Geometry;
机译:试点:增强3D寄生电容提取效率的快速算法
机译:3D VLSI互连电容提取的通用算法
机译:基于寄生电容数据提取与几何相关的互连变化
机译:3D IC互连寄生电容提取用重新设计的PGD算法
机译:用于VLSI互连建模的寄生电容提取方法
机译:异构分布系统中3D电容层析成像中加速图像重建的多GPU多节点算法
机译:一种快速寄生提取和三维互连模型被动降阶的有效算法