首页> 外国专利> Non-selective epitaxial source/drain deposition to reduce dopant diffusion for germanium nMOS transistors

Non-selective epitaxial source/drain deposition to reduce dopant diffusion for germanium nMOS transistors

机译:非选择性外延源/漏极沉积,以减少NMOS晶体管的掺杂剂扩散

摘要

Integrated circuit transistor structures and processes are disclosed that reduce n-type dopant diffusion, such as phosphorous or arsenic, from the source region and the drain region of a germanium n-MOS device into adjacent channel regions during fabrication. The n-MOS transistor device may include at least 70% germanium (Ge) by atomic percentage. In an example embodiment, source and drain regions of the transistor are formed using a low temperature, non-selective deposition process of n-type doped material. In some embodiments, the low temperature deposition process is performed in the range of 450 to 600 degrees C. The resulting structure includes a layer of doped mono-crystyalline silicon (Si), or silicon germanium (SiGe), on the source/drain regions. The structure also includes a layer of doped amorphous Si:P (or SiGe:P) on the surfaces of a shallow trench isolation (STI) region and the surfaces of contact trench sidewalls.
机译:公开了集成电路晶体管结构和过程,其在制造期间将n型掺杂剂扩散从锗N-MOS装置的源区和砷灭灭区域减少到锗N-MOS装置的漏极区域中。 N-MOS晶体管器件可通过原子百分比包含至少70%的锗(Ge)。 在示例实施例中,使用N型掺杂材料的低温,非选择性沉积工艺形成晶体管的源极和漏极区域。 在一些实施方案中,低温沉积工艺在450至600℃的范围内进行。所得结构包括源/漏区上的掺杂单晶硅(Si)或硅锗(SiGe)层。 。 该结构还包括在浅沟槽隔离(STI)区域的表面和接触沟槽侧壁的表面上的掺杂无晶硅Si:p(或sige:p)。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号