首页> 外国专利> (110) surface orientation for reducing fermi-level-pinning between high-K dielectric and group III-V compound semiconductor device

(110) surface orientation for reducing fermi-level-pinning between high-K dielectric and group III-V compound semiconductor device

机译:(110)表面取向,用于在高k电介质和III-V族化合物半导体器件之间减少FERMI型固定的表面取向

摘要

A device with improved device performance, and method of manufacturing the same, are disclosed. An exemplary device includes a group III-V compound semiconductor substrate that includes a surface having a (110) crystallographic orientation, and a gate stack disposed over the group III-V compound semiconductor substrate. The gate stack includes a high-k dielectric layer disposed on the surface having the (110) crystallographic orientation, and a gate electrode disposed over the high-k dielectric layer.
机译:公开了一种具有改进的装置性能的装置和制造方法。示例性装置包括III-V族化合物半导体衬底,其包括具有(110)晶形取向的表面,以及设置在III-V族化合物半导体衬底上的栅极堆叠。栅极堆叠包括设置在具有(110)晶体取向的表面上的高k介电层,以及设置在高k介电层上的栅电极。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号