首页> 外国专利> Method for controlling the clock phase of a receiving system for digital data, phase recovery circuit for effectuating this method and digital data receiving system comprising said circuit

Method for controlling the clock phase of a receiving system for digital data, phase recovery circuit for effectuating this method and digital data receiving system comprising said circuit

机译:用于控制数字数据接收系统的时钟相位的方法,实现该方法的相位恢复电路以及包括所述电路的数字数据接收系统

摘要

Method for controlling the phase of a decision circuit clock of a receiving system for digital data, according to which the frequencies above 1/T (T=data symbol period) are substantially eliminated, whereafter the phase deviation to be corrected is evaluated and the clock is shifted in accordance with this phase deviation, inclusive of its sign. An example of a circuit for using this method includes a lowpass filter circuit and an evaluation and phase shifting circuit for fixing the optimum decision instants of the decision circuit provided at the output of an adaptive filter.
机译:用于控制数字数据接收系统的判定电路时钟的相位的方法,根据该方法,基本上消除了1 / T(T =数据符号周期)以上的频率,此后评估要校正的相位偏差并确定时钟根据该相位偏差(包括其符号)进行移位。使用该方法的电路的示例包括低通滤波器电路以及评估和相移电路,该评估和相移电路用于固定设置在自适应滤波器的输出处的判定电路的最佳判定时刻。

著录项

  • 公开/公告号US4389727A

    专利类型

  • 公开/公告日1983-06-21

    原文格式PDF

  • 申请/专利权人 U.S. PHILIPS CORPORATION;

    申请/专利号US19810236942

  • 发明设计人 DENIS ROUFFET;

    申请日1981-02-23

  • 分类号H04L7/04;

  • 国家 US

  • 入库时间 2022-08-22 09:50:10

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号