首页> 外国专利> Systolic processor elements for a neural network

Systolic processor elements for a neural network

机译:神经网络的脉动处理器元件

摘要

A neural net signal processor provided with a single layer neural net constituted of N neuron circuits which sums the results of the multiplication of each of N input signals Xj(j=1 to N) by a coefficient mij to produce a multiply-accumulate value ##EQU1## thereof, in which input signals Xj(j=1 to N) for input to the single layer neural net are input as serial input data, comprising: a multiplicity of systolic processor elements SPE-1(i=1 to M), each comprised of a two-state input data delay latch; a coefficient memory; means for multiplying and summing for multiply-accumulate output operations; an accumulator; a multiplexor for selecting a preceding stage multiply-accumulate output Sk(k=1 to i-1) and the multiply-accumulate product Si computed by the said circuit; wherein the multiplicity of systolic processor elements are serially connected to form an element array and element multiply-accumulate output operations are executed sequentially to obtain the serial multiply- accumulate outputs Si(i=1 to M) of one layer from the element array.
机译:一种神经网络信号处理器,其具有由N个神经元电路构成的单层神经网络,其将N个输入信号Xj(j = 1至N)的每一个乘以系数mij的结果相加,以产生乘法累加值#其#EQU1 ##,其中输入到单层神经网络的输入信号Xj(j = 1至N)作为串行输入数据输入,包括:多个脉动处理器元件SPE-1(i = 1至M ),每个都包含一个二态输入数据延迟锁存器;系数存储器;用于乘法和求和的乘法累加输出装置;蓄能器;复用器,用于选择前级的乘积输出Sk(k = 1至i-1)和由所述电路计算出的乘积Si;其中,多个脉动处理器元件串联连接以形成元件阵列,并且依次执行元件乘法累加输出操作,以从元件阵列获得一层的串行乘法累加输出Si(i = 1到M)。

著录项

  • 公开/公告号US5091864A

    专利类型

  • 公开/公告日1992-02-25

    原文格式PDF

  • 申请/专利权人 HITACHI LTD.;

    申请/专利号US19890455141

  • 发明设计人 HIDENORI INOUCHI;TORU BAJI;

    申请日1989-12-21

  • 分类号G06F15/18;

  • 国家 US

  • 入库时间 2022-08-22 05:23:14

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号