首页> 外国专利> N-CHANNEL CLAMP FOR ESD PROTECTION IN SELF-ALIGNED SILICIDED CMOS PROCESS

N-CHANNEL CLAMP FOR ESD PROTECTION IN SELF-ALIGNED SILICIDED CMOS PROCESS

机译:用于自对准硅化CMOS工艺的ESD保护的N通道钳位

摘要

An electrostatic discharge (ESD) protection device is formed in an integrated circuit by an N-channel grounded-gate transistor. This protection device has a polysilicon gate, just as other P- and N-channel transistors in the integrated circuit device, but the siliciding of the protection device is controlled so that adverse effects of ESD events are minimized. The siliciding of the protection transistor near the gate is prevented by using a deposited oxide layer as a mask, and this oxide layer is also used to create sidewall spacers for the transistor gates. The sidewall spacers are used in creating self-aligned silicided areas over the source/drain regions, self-aligned with the gates, for all P-and N-channel transistors except the protection transistors. IMAGE
机译:静电放电(ESD)保护装置通过N沟道接地栅晶体管在集成电路中形成。如同集成电路设备中的其他P沟道和N沟道晶体管一样,该保护设备具有多晶硅栅极,但是控制了保护设备的硅化作用,从而使ESD事件的不利影响最小化。通过使用沉积的氧化物层作为掩模可以防止保护晶体管在栅极附近发生硅化,并且该氧化物层还用于为晶体管栅极创建侧壁隔离层。对于除保护晶体管以外的所有P沟道和N沟道晶体管,侧壁隔离层用于在源极/漏极区域上方创建与栅极自对准的自对准硅化区域。 <图像>

著录项

  • 公开/公告号AU639544B2

    专利类型

  • 公开/公告日1993-07-29

    原文格式PDF

  • 申请/专利权人 DIGITAL EQUIPMENT CORPORATION;

    申请/专利号AU19910074261

  • 发明设计人 KAIZAD RUMY MISTRY;

    申请日1991-04-10

  • 分类号H01L27/04;H01L21/822;H01L21/8238;H01L27/02;H01L27/092;H01L29/45;

  • 国家 AU

  • 入库时间 2022-08-22 05:07:40

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号