首页> 外国专利> Semiconductor integrated circuit device having a gate array with a ram and by-pass signal lines which interconnect a logic section and I/O unit circuit of the gate array

Semiconductor integrated circuit device having a gate array with a ram and by-pass signal lines which interconnect a logic section and I/O unit circuit of the gate array

机译:具有门阵列的半导体集成电路器件,该门阵列具有将门阵列的逻辑部分和I / O单元电路互连的冲压和旁路信号线

摘要

In a gate array with a RAM, by-pass signal lines which interconnect a logic section and I/O unit circuit of the gate array are disposed so as to extend above the RAM. In order to minimize mutual interference, signal lines formed from a layer which is adjacent to the by-pass signal lines are disposed so as to intersect the latter at right angles. In addition, interconnection pitches in different layer which extend parallel with each other are set so that noises are canceled in differential sense circuits.
机译:在具有RAM的门阵列中,互连逻辑电路和门阵列的I / O单元电路的旁路信号线设置成在RAM上方延伸。为了使相互干扰最小化,布置了由与旁路信号线相邻的层形成的信号线,以使其与直角相交。另外,设置彼此平行延伸的不同层中的互连间距,从而在差分感测电路中消除噪声。

著录项

  • 公开/公告号US5243208A

    专利类型

  • 公开/公告日1993-09-07

    原文格式PDF

  • 申请/专利权人 HITACHI LTD.;

    申请/专利号US19920853090

  • 申请日1992-03-17

  • 分类号H01L27/10;

  • 国家 US

  • 入库时间 2022-08-22 04:57:49

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号